#### **BANGLADESH UNIVERSITY OF ENGINEERING AND TECHNOLOGY**



# **Department of Electrical and Electronic Engineering**

Course No: EEE 468

**Course Title:** VLSI Laboratory

Title of the Project: 32 Bit Multicycle RISC-V Processor Design.

Section: G2

**Group No:** 01

| Group Member's ID: | Group Member's Name:      |
|--------------------|---------------------------|
| 1706117            | Rasin Mohammed Ihtemam    |
| 1706121            | A.F.M. Iftekhar Rasul     |
| 1706134            | Khaled Mahmud             |
| 1706157            | Mahmadul Hassan Robin     |
| 1706159            | Mahmudul Hasan            |
| 1706194            | Md. Siratul Mostakim Ifty |

#### Goals we have achieved:

- 1) We have designed RISC-V 32-bit multicycle processor.
- 2) We have used this core to execute instructions written in C for detecting a prime or non-prime number.
- 3) Our designed core is compatible with rv32i instruction set.
- 4) We have used input global clock (positive edge triggered: clk), global reset (negative edge triggered: rst n) and core select signal.
- 5) We have created memory controller with industry standard interface SPI to load the instruction data to the memory when the core\_select signal is 0.
- 6) Also when the core\_select signal is 1 then core side interface of the memory is active to read and write data into the memory.
- 7) We simulate our core using Cadence NCSim then the waveforms showing the value of register [12] is 1 for the benchmarking instructions.

#### Core:

Our core is multicycle and we have used von neumann architecture . **Due to** synchronous Memory, it needs two clock cycles to read something from memory and so multicycle core has been implemented.

Datapath of Core: The datapath of core has been taken mainly from "Sarah Harris, David Harris RISC-V.pdf". But the datapath does not include all riscV instructions. So, the datapath has been modified for implementing all instructions from "RV32 I Base Instruction Set".



**Figure: Datapath of Multicycle Core** 

To implement different types of load instructions(lb,lh,lw,lbu,lhu) we have added this block before loading in the register file:



# **FSM Chart of the Multicycle Core:**



We have added two buffer state. Because memory is sequential we need two cycles for reading from memory and after memory write back stage a delay was needed for fetching of new instruction.

We have added all 37 instructions from "RV32 I Base Instruction Set".

# No of cycles required for various types of instructions

Load – 7 cycle

Store-5 cycle

U type-5 cycle

R type-5 cycle

I type-5 cycle

J type-5 cycle

B type-4 cycle

**Interface:** We have used SPI for interface

FSM of SPI:



#### 1. RESET

- 2. Slave Select (SS) pulled low (Active).
- 3. **SAMPLE** on positive edge, send the value of shift register on negative edge.
- 4. Check bit count, if bit count is 8, **FINISH**, else continue transfer.
- 5. Continue until **SS** is pulled high.

# **Memory Interface**



Figure: Microarchitecture of Memory Interface



**Figure: Flow Chart of Memory Controller** 

### **State Description**

**ADDR\_LOAD** : 32-bit address is shifted to address register.

**DATA\_LOAD** : If this is a write request. Then Data is loaded in data register

serially.

**MEM\_WRITE** : If Address register and data register is full then address and

data is sent to memory. Memory enable signal and memory

write signal is enabled in this state.

**MEM\_READ** : If a read request is got then memory read enable signal is

generated and sent to memory.

MEM\_READ\_BUFF: Data output from memory is loaded into data register which

is then serially out via miso pin.

# **Output Waveform:**

At the end, register r[12]=1 for the benchmarking instructions.



# Uploading Instructions into the memory(core\_select =0)



Total time required to execute benchmark instructions- 232168 ns or 0.232 ms

Core\_select is high after 212,830 ns

Core needs 19338 ns or 19.338 us



#### We have run some additional instructions

| test code for stor | e  |
|--------------------|----|
| lui x2,0x123ac     | 0  |
| addi x2,x2,0x2de   | 4  |
| addi x4,x0,0x94    | 8  |
| addi x5,x0,0x98    | С  |
| addi x6,x0, 0x9c   | 10 |
| sb x2,0(x4)        | 14 |
| sh x2,0(x5)        | 18 |
| sw x2,0(x6)        | 20 |
| sw x2,0(x6)        | 24 |
| lw x7,0(x4)        | 20 |
| lw x8,0(x5)        | 24 |
| lw x9,0(x6)        | 28 |



**Fibonacci series:** After writing the assembly code from the C code, we have used an online tool to get the machines code.

The website name:

## https://riscvasm.lucasteske.dev/?fbclid=IwAR0iTMDT0CicpErRBfkV\_5ZwE1Tv40 GPUpSf07vOPMVB2emC3VVielcCJOo

The machine codes are:

01100F13

01E02023

00000693

00000613

00000593

00100593

-----

00002783

00060533

00168693

00B50633

FED780E3

0016F713

FE0706E3

000605B3

FE9FF0EF

### **Output waveform:**



# **Synthesis:**

We have synthesized some parts of the core rather than core. Due to unavailability of server for few days, we could not try to synthesis the whole core

## ALU:



# **Report:**



Generated by: Genus(TM) Synthesis Solution 16.13-s036\_1 (Dec 20 2016)

Generated on: Feb 20 2023 00:36:40

Module: alu

Technology library: slow\_vdd1v0 1.0

Operating conditions: PVT\_0P9V\_125C (balanced\_tree)

Wireload mode: enclosed

| Instance                   | Cells | Cell Area | Net Area | Total Area | Wireload      | WL Flag |
|----------------------------|-------|-----------|----------|------------|---------------|---------|
| alu                        | 1042  | 2026.01   | 0.00     | 2026.01    | <none></none> | (D)     |
| alu/csa_tree_eq_36_21_gr   | 106   | 202.12    | 0.00     | 202.12     | <none></none> | (D)     |
| alu/final_adder_add_16_36  | 72    | 120.73    | 0.00     | 120.73     | <none></none> | (D)     |
| alu/final_adder_mux_result | 33    | 162.45    | 0.00     | 162.45     | <none></none> | (D)     |
| alu/sll_28_24              | 158   | 283.18    | 0.00     | 283.18     | <none></none> | (D)     |
| alu/sra_30_33              | 165   | 304.72    | 0.00     | 304.72     | <none></none> | (D)     |
| alu/srl_29_24              | 158   | 283.52    | 0.00     | 283.52     | <none></none> | (D)     |

Close

Help

#### X Report Datapath Area

 $\times$ 

Generated by: Genus(TM) Synthesis Solution 16.13-s036\_1 (Dec 20 2016)

Generated on: Feb 20 2023 00:33:52

Module: alu

Technology library: slow\_vdd1v0 1.0

Operating conditions: PVT\_0P9V\_125C (balanced\_tree)

Wireload mode: enclosed

| Туре     | Cell Area | Area % |
|----------|-----------|--------|
| datapath | 1356.71   | 66.96  |
| external | 0.00      | 0.00   |
| others   | 669.30    | 33.04  |
| TOTAL    | 2026.01   | 100.00 |

Close Help

#### Report Statistics

×

Generated by: Genus(TM) Synthesis Solution 16.13-s036\_1 (Dec 20 2016)

Generated on: Feb 20 2023 00:35:37

Module: alu

Technology library: slow\_vdd1v0 1.0

Operating conditions: PVT\_0P9V\_125C (balanced\_tree)

Wireload mode: enclosed

| Туре           | Instances | Area    | Area % |
|----------------|-----------|---------|--------|
| inverter       | 73        | 49.93   | 2.50   |
| logic          | 969       | 1976.08 | 97.50  |
| physical_cells | 0         | 0.00    | 0.00   |
| TOTAL          | 1042      | 2026.01 | 100.00 |

Close

Help



#### **Extend:**



# **Register File:**



#### **Report:**





